TAMS
/
Java
/
Hades
/
applets:
contents
|
previous
|
next
Hades
Applets
contents
visual index
introduction
std_logic_1164
gatelevel circuits
delay models
flipflops
adders and arithm...
counters
LFSR and selftest
memories
programmable logic
state-machine editor
misc. demos
I/O and displays
DCF-77 clock
DCF-77 clock
shifter
loadable cou...
loadable cou...
wait-intervals
wait-counter
decoder FSM
relays (switch-le...
CMOS circuits (sw...
RTLIB logic
RTLIB registers
Prima processor
D*CORE
MicroJava
Pic16 cosimulation
Mips R3000 cosimu...
Intel MCS4 (i4004)
image processing ...
[Sch04] Codeumsetzer
[Sch04] Addierer
[Sch04] Flipflops
[Sch04] Schaltwerke
[Sch04] RALU, Min...
[Fer05] State-Mac...
[Fer05] PIC16F84/...
[Fer05] Miscellan...
[Fer05] Femtojava
FreeTTS
DCF-77 radio-controlled clock
applet
webstart
print
Shift-register (59 bit)
applet
webstart
print
Loadable Counter (1 bit)
applet
webstart
print
Loadable Counter (4 bit)
applet
webstart
print
Wait-Intervals
applet
webstart
print
Wait-Counter
applet
webstart
print
Decoder State-Machine
applet
webstart
print
Usage
|
FAQ
|
About
|
License
|
Feedback
|
Tutorial (PDF)
|
Referenzkarte (PDF, in German)
Impressum
http://tams.informatik.uni-hamburg.de/applets/hades/webdemos/45-misc/80-dcf77/dcf77.html