TAMS / Java / Hades / applets: contents | previous | next | ||||
Hades Applets contents visual index introduction std_logic_1164 gatelevel circuits delay models flipflops adders and arithm... counters LFSR and selftest memories programmable logic PLA circuit GAL output cell GAL demo 1 GAL demo 2 GAL demo 3 GAL demo 4 ACT1 cell ACT1 AND3 gate ACT1 XOR2 gate ACT1 SR-flip... state-machine editor misc. demos I/O and displays DCF-77 clock relays (switch-le... CMOS circuits (sw... RTLIB logic RTLIB registers Prima processor D*CORE MicroJava Pic16 cosimulation Mips R3000 cosimu... Intel MCS4 (i4004) image processing ... [Sch04] Codeumsetzer [Sch04] Addierer [Sch04] Flipflops [Sch04] Schaltwerke [Sch04] RALU, Min... [Fer05] State-Mac... [Fer05] PIC16F84/... [Fer05] Miscellan... [Fer05] Femtojava FreeTTS | ACTEL ACT1 mux-based logic cell
Circuit Description
The ACT1 basic logic cell used in the multiplexer-based
field-programmable logic family from ACTEL semiconductor
(www.actel.com).
Each input of the cell can be connected to I/O pins or outputs from the same or other cells via the interconnection network. Click the input switches or type the '1' .. '8' bindkeys to control the eight inputs to the logic cell. See the next few applets for example logic functions realized with this multiplexer based cell. The design software for these FPGAs uses special logic-synthesis algorithms which can efficiently map arbitrary circuits onto the multiplexer based cells. Warning: the multiplexers used in the ACTEL datasheets (and most books showing the ACTEL architecture) use the opposite data-input ordering (A0/A1) as the Hades 2:1 multiplexer (hades.models.gates.Mux21). This makes no functional difference, but means that the layout of the circuits shown in the following applets are permutations of the circuits shown in the databooks.
| |||
Print version | Run this demo in the Hades editor (via Java WebStart) | ||||
Usage | FAQ | About | License | Feedback | Tutorial (PDF) | Referenzkarte (PDF, in German) | ||||
Impressum | http://tams.informatik.uni-hamburg.de/applets/hades/webdemos/42-programmable/40-mux-fpga/ACT1.html |